Sorry, you need to enable JavaScript to visit this website.
office.cense@iisc.ac.in | +91-80-2293 3276/ +91-80-2293 3291 | Sitemap

A 3.2 mW 0.13 ¿¿m high sensitivity frequency-domain CMOS capacitance interface

TitleA 3.2 mW 0.13 ¿¿m high sensitivity frequency-domain CMOS capacitance interface
Publication TypeConference Paper
Year of Publication2016
AuthorsGaggatur, JS, Dixena, PK, Banerjee, G
Conference Name2016 IEEE International Symposium on Circuits and Systems (ISCAS)
Date PublishedMay
KeywordsCapacitance, Capacitance measurement, Charge pumps, frequency measurement, Oscillators, Phase frequency detector, Sensitivity
Abstract

A frequency domain capacitance interface system is proposed for a femto-farad capacitance measurement. In this technique, a ring oscillator circuit is used to generate a change in time period, due to a change in the sensor capacitance. The time-period difference of two such oscillators is compared and is read-out using a phase frequency detector and a charge pump. The output voltage of the system, is proportional to the change in the input sensor capacitance. The capacitance sensor interface system was designed and a prototype was implemented in a 0.13 ¿¿m standard CMOS technology. Experimental and simulation results are presented. It exhibits a maximum sensitivity of 8.1 mV/fF, which is significant improvement over the state-of-the-art while consuming 3.2 mW from a 1.2 V supply.

DOI10.1109/ISCAS.2016.7527429
Research Area: